Innosilicon INNOLINK? IP 提供领先的小芯片Chiplet IP解决方案,允许大量低延迟数据在较小的芯片之间无缝传输,就好像它们都在同一条总线上一样。小芯片被定义为构成大型芯片的独立功能块,在这个异构集成新时代实现性能和效率提升的关键。基于此,Innosilicon 推出了 INNOLINK? 小芯片解决方案,作为功耗和成本效益高的芯片到芯片 (D2D)、芯片到芯片 (C2C)、板到板 (B2B) 和数据中心、网络、5G、HPC 和 AI 应用程序的包到包 (P2P) 连接。
与当今可用的其他接口相比,Innosilicon INNOLINK? IP 旨在以更低的功率和更小的面积预算最大限度地提高裸片/芯片/板/封装之间的带宽。通过提供三种互连选项 (A/B/C),INNOLINK? IP 可以通过易于使用的系统界面根据客户的不同要求进行定制。它的架构具有高度可编程性和灵活性,可实现高达 1.5Tbps 以上的优化带宽,同时保持信号完整性和低延迟。在您的系统中采用 INNOLINK? IP 肯定会使高性能计算 ASIC/FPGA 受益,例如 CPU、GPU、AI 加速器等等。
Innosilicon INNOLINK? IP provides a leading-edge chiplet solution allowing massive amounts of low-latency data to pass seamlessly between smaller chips as if they were all on the same bus. Chiplets, defined as independent functional blocks making up a large chip, are pivotal in this new era of heterogeneous integration to achieve performance and efficiency gains. Based on this, Innosilicon launches the INNOLINK? chiplet solution as a critical enabler of the power- and cost-efficient die-to-die (D2D), chip-to-chip (C2C), board-to-board (B2B) and package-to-package (P2P) connectivity for data center, networking, 5G, HPC and AI applications.
Innosilicon INNOLINK? IP is designed to maximize bandwidth between dies / chips / boards / packages, compared to other interfaces available today, at lower power and smaller area budgets. By offering three interconnect options (A/B/C), INNOLINK? IP can be tailored to customer’s different requirements with an easy-to-use system interface. It is architected for high programmability and flexibility, enabling optimized bandwidth up to over 1.5Tbps while maintaining signal integrity and low latency. Adopting the INNOLINK? IP in your system will definitely benefit high performance computing ASICs/FPGAs, such as CPU, GPU, AI accelerator, and much more.
Meets the performance, efficiency and reliability requirements of B2B/C2C interconnects
Delivers 56Gbps/pair with 30dB insertion loss
Leverages high-speed long-reach SerDes
Differential signal
CDR based Rx
Optimized latency
Scalable to 4/8/16/32/64/128 lanes
PHY-independent training
Low power mode
Power efficiency of 1.8pJ/bit
Area efficiency 0.2Tbps/mm2
Meets the performance, efficiency and reliability requirements of C2C/P2P interconnects
Delivers up to 16Gbps/pin
Single-ended DDR
Burst data
Forward clock
Low latency, Low power mode
Supports both Flip-chip and Silicon interposer
Software-defined IO direction and signal swap
Supports C4 Bump pitch of 60um~150um
Supports Micro Bump pitch of 55um~100um
Power efficiency of 0.3~0.5pJ/bit
Area efficiency of 0.4~1.0Tbps/mm2
Meets the performance, efficiency and reliability requirements of D2D interconnects
Delivers 20Gbps/pin, per bit training
Single-ended DDR
Burst data, Low latency
App D2D, 2.5D/3D chiplet
Optimized for silicon interposer
Ultra low power, no CDR, no data package head
0.4V IO voltage
Software-defined IO direction and signal swap
Supports bits redundant and lane repair
Micro Bump pitch of 10um~55um
Power efficiency of 0.2pJ/bit
Area efficiency up to 1.2Tbps/mm2
Available in any 40nm or below technology nodes
Significantly lower cost, shorter time to market, lower supply risks for OEMs and simpler architectural partitioning than the monolithic silicon integration
Offers leading performance, power, and area per terabit
Flexible configuration with support for silicon interposer, package substrate and PCB options
Customizable synthesis for any FPGAs and ASICs
Full support from IP delivery to production
High performance computing (HPC) applications
Next-generation data center
Networking
5G communication
Artificial intelligence / machine learning (AI/ML) applications